











#### TUSB2046B, TUSB2046I

SLLS413L -FEBRUARY 2000-REVISED JUNE 2017

# TUSB2046x 4-Port Hub for the Universal Serial Bus With Optional Serial EEPROM Interface

#### 1 Features

- Fully Compliant With the USB Specification as a Full-Speed Hub: TID #30220231
- 32-Pin LQFP (1) Package With a 0.8-mm Terminal Pitch or QFN Package With a 0.5-mm Pin Pitch
- 3.3-V Low-Power ASIC Logic
- Integrated USB Transceivers
- State Machine Implementation Requires No Firmware Programming
- One Upstream Port and Four Downstream Ports
- All Downstream Ports Support Full-Speed and Low-Speed Operations
- Two Power Source Modes
  - Self-Powered Mode
  - Bus-Powered Mode
- Power Switching and Overcurrent Reporting Is Provided Ganged or Per Port
- Supports Suspend and Resume Operations
- Supports Programmable Vendor ID and Product ID With External Serial EEPROM
- 3-State EEPROM Interface Allows EEPROM Sharing
- Push-Pull Outputs for PWRON Eliminate the Need for External Pullup Resistors
- Noise Filtering on OVRCUR Provides Immunity to Voltage Spikes
- Package Pinout Allows 2-Layer PCB
- Low EMI Emission Achieved by a 6-MHz Crystal Input
- Migrated From Proven TUSB2040 Hub
- Lower Cost Than the TUSB2040 Hub
- Enhanced System ESD Performance
- No Special Driver Requirements; Works Seamlessly With Any Operating System With USB Stack Support
- Supports 6-MHz Operation Through a Crystal Input or a 48-MHz Input Clock
- JEDEC descriptor S-PQFP-G for low-profile quad flatpack (LQFP).

# 2 Applications

- Computer Systems
- Docking Stations

# 3 Description

The TUSB2046x is a 3.3-V CMOS hub device that provides one upstream port and four downstream ports in compliance with the Universal Serial Bus (USB) specification as a full-speed hub. Because this device is implemented with a digital state machine instead of a microcontroller, no firmware

programming is required. Fully compliant USB transceivers are integrated into the ASIC for all upstream and downstream ports. The downstream ports support full-speed and low-speed devices by automatically setting the slew rate according to the speed of the device attached to the ports. The configuration of the BUSPWR pin selects either the bus-powered or the self-powered mode.

Configuring the GANGED input determines the power switching and overcurrent detection modes for the downstream ports. If GANGED is high, all PWRON outputs switch together and if any OVRCUR is activated, all ports transition to the power-off state. If GANGED is low, the PWRON outputs and OVRCUR inputs operate on a per-port basis.

#### Device Information<sup>(1)</sup>

| PART NUMBER             | PACKAGE   | BODY SIZE (NOM)   |
|-------------------------|-----------|-------------------|
| TUSB2046B               | VQFN (32) | 5.00 mm × 5.00 mm |
| TUSB2046BI<br>TUSB2046I | LQFP (32) | 7.00 mm × 7.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet,

#### **USB-Tiered Configuration Example**





# 6 Pin Configuration and Functions



#### **Pin Functions**

|                   | -m    |     |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|-------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pi                | IN    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| NAME              | NO.   |     |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| BUSPWR            | 8     | I   | Power source indicator. BUSPWR is an active-high input that indicates whether the downstream ports source their power from the USB cable or a local power supply. For the bus-power mode, this terminal must be pulled to 3.3 V, and for the self-powered mode, this terminal must be pulled low. Input must not change dynamically during operation.                                |  |  |  |
| DM0               | 2     | I/O | Root port USB differential data minus. DM0 paired with DP0 constitutes the upstream USB port.                                                                                                                                                                                                                                                                                        |  |  |  |
| DM1               | 11    |     |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| DM2               | 15    | I/O | USB differential data minus. DM1–DM4 paired with DP1–DP4 support up to four downstream USB                                                                                                                                                                                                                                                                                           |  |  |  |
| DM3               | 19    | 1/0 | ports.                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| DM4               | 23    |     |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| DP0               | 1     | I/O | Root port USB differential data plus. DP0 paired with DM0 constitutes the upstream USB port.                                                                                                                                                                                                                                                                                         |  |  |  |
| DP1               | 12    |     |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| DP2               | 16    | 1/0 | USB differential data plus. DP1–DP4 paired with DM1–DM4 support up to four downstream USB                                                                                                                                                                                                                                                                                            |  |  |  |
| DP3               | 20    | I/O | ports.                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| DP4               | 24    |     |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| EECLK             | 5     | 0   | EEPROM serial clock. When EXTMEM is high, the EEPROM interface is disabled. The EECLK terminal is disabled and must be left floating (unconnected). When EXTMEM is low, EECLK acts as a 3-state serial clock output to the EEPROM with a 100-μA internal pulldown.                                                                                                                   |  |  |  |
| EEDATA/GA<br>NGED | 6     | I/O | EEPROM serial data/power-management mode indicator. When EXTMEM is high, EEDATA/GANGED selects between ganged or per-port power overcurrent detection for the downstream ports. When EXTMEM is low, EEDATA/GANGED acts as a serial data I/O for the EEPROM and is internally pulled down with a 100-μA pulldown. This standard TTL input must r change dynamically during operation. |  |  |  |
| EXTMEM            | 26    | I   | When EXTMEM is high, the serial EEPROM interface of the device is disabled. When EXTMEM is low, terminals 5 and 6 are configured as the clock and data terminals of the serial EEPROM interface, respectively.                                                                                                                                                                       |  |  |  |
| GND               | 7, 28 |     | GND terminals must be tied to ground for proper operation.                                                                                                                                                                                                                                                                                                                           |  |  |  |

Submit Documentation Feedback

Copyright © 2000–2017, Texas Instruments Incorporated



# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                |                                      | MIN  | MAX                   | UNIT |
|------------------|--------------------------------|--------------------------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage <sup>(2)</sup>  |                                      | -0.5 | 3.6                   | V    |
| $V_{I}$          | Input voltage range            |                                      | -0.5 | $V_{CC} + 0.5$        | V    |
| Vo               | Output voltage range           |                                      | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current            | $V_I < 0 \text{ V or } V_I < V_{CC}$ |      | ±20                   | mA   |
| I <sub>OK</sub>  | Output clamp current           | $V_O < 0 V \text{ or } V_O < V_{CC}$ |      | ±20                   | mA   |
| T 0 " 1 1 1      |                                | TUSB2046B                            | 0    | 70                    | °C   |
| T <sub>A</sub>   | Operating free-air temperature | TUSB2046BI, TUSB2046I                | -40  | 85                    | C    |
| T <sub>stg</sub> | Storage temperature range      |                                      |      | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

|                      | PARAMETER                                |                       |                 | NOM MAX         | UNIT |
|----------------------|------------------------------------------|-----------------------|-----------------|-----------------|------|
| V                    | Supply voltage                           | TUSB2046B             | 3               | 3.3 3.6         | V    |
| V <sub>CC</sub>      | Supply voltage                           | TUSB2046BI, TUSB2046I | 3.3             | 3.6             | V    |
| VI                   | Input voltage, TTL/LVCMOS                |                       | 0               | V <sub>CC</sub> | V    |
| Vo                   | Output voltage, TTL/LVCMOS               |                       | 0               | V <sub>CC</sub> | ٧    |
| V <sub>IH(REC)</sub> | High-level input voltage, signal-ende    | d receiver            | 2               | V <sub>CC</sub> | ٧    |
| V <sub>IL(REC)</sub> | Low-level input voltage, signal-ende     | d receiver            |                 | 8.0             | ٧    |
| V <sub>IH(TTL)</sub> | High-level input voltage, TTL/LVCM       | 2                     | V <sub>CC</sub> | ٧               |      |
| V <sub>IL(TTL)</sub> | Low-level input voltage, TTL/LVCMC       | 0                     | 8.0             | V               |      |
| _                    |                                          | TUSB2046B             | 0               | 70              | °C   |
| T <sub>A</sub>       | Operating free-air temperature           | TUSB2046BI, TUSB2046I | -40             | 85              |      |
| R <sub>(DRV)</sub>   | External series, differential driver res | sistor                | 22 (–5%)        | 22 (5%)         | Ω    |
| f <sub>(OPRH)</sub>  | Operating (dc differential driver) high  | speed mode            |                 | 12              | Mb/s |
| f <sub>(OPRL)</sub>  | Operating (dc differential driver) low   |                       | 1.5             | Mb/s            |      |
| V <sub>ICR</sub>     | Common mode, input range, differer       | 0.8                   | 2.5             | V               |      |
| t <sub>t</sub>       | Input transition times, TTL/LVCMOS       | 0                     | 25              | ns              |      |
| TJ                   | Junction temperature range               | -40                   | 115             | °C              |      |

Submit Documentation Feedback

<sup>(2)</sup> All voltage levels are with respect to GND.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                                                      | THERMAL METRIC <sup>(1)</sup>                | RHB (VQFN) | UNIT |
|------------------------------------------------------|----------------------------------------------|------------|------|
|                                                      |                                              | 32 PINS    |      |
| $R_{	heta JA}$                                       | Junction-to-ambient thermal resistance       | 35.7       | °C/W |
| $R_{\theta JCtop}$                                   | Junction-to-case (top) thermal resistance    | 28.4       | °C/W |
| $R_{\theta JB}$ Junction-to-board thermal resistance |                                              | 9.9        | °C/W |
| ΨЈТ                                                  | Junction-to-top characterization parameter   | 0.5        | °C/W |
| ΨЈВ                                                  | Junction-to-board characterization parameter | 9.8        | °C/W |
| $R_{\theta JC(bot)}$                                 | Junction-to-case (bottom) thermal resistance | 4.3        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 7.5 Electrical Characteristics

over recommended ranges of operating free-air temperature and supply voltage (unless otherwise noted)

|                                           | PARAMETER                              |                 | TEST CONDITIONS                                                  | MIN                   | MAX  | UNIT |
|-------------------------------------------|----------------------------------------|-----------------|------------------------------------------------------------------|-----------------------|------|------|
|                                           |                                        | TTL/LVCMOS      | I <sub>OH</sub> = -4 mA                                          | V <sub>CC</sub> - 0.5 |      |      |
| $V_{OH}$                                  | High-level output voltage              | LICD data lines | $R_{(DRV)} = 15 \text{ k}\Omega \text{ to GND}$                  | 2.8                   |      | V    |
|                                           |                                        | USB data lines  | $I_{OH} = -12 \text{ mA (without R}_{(DRV)})$                    | V <sub>CC</sub> - 0.5 |      |      |
|                                           |                                        | TTL/LVCMOS      | I <sub>OL</sub> = 4 mA                                           |                       | 0.5  |      |
| $V_{OL}$                                  | Low-level output voltage               | USB data lines  | $R_{(DRV)} = 1.5 \text{ k}\Omega \text{ to } 3.6 \text{ V}$      |                       | 0.3  | V    |
|                                           |                                        | USB data lines  | $I_{OL}$ = 12 mA (without $R_{(DRV)}$ )                          |                       | 0.5  |      |
|                                           | Desitive input threshold               | TTL/LVCMOS      |                                                                  |                       | 1.8  | V    |
| V <sub>IT+</sub> Positive input threshold | Positive input threshold               | Single-ended    | 0.8 V ≤ V <sub>ICR</sub> ≤ 2.5 V                                 |                       | 1.8  | V    |
|                                           | Negative input threehold               | TTL/LVCMOS      |                                                                  | 0.8                   |      | V    |
| $V_{IT-}$                                 | Negative-input threshold               | Single-ended    | 0.8 V ≤ V <sub>ICR</sub> ≤ 2.5 V                                 | 1                     |      | V    |
| .,                                        | Input hysteresis <sup>(1)</sup>        | TTL/LVCMOS      |                                                                  | 0.3                   | 0.7  | \ /  |
| $V_{hys}$                                 | $(\dot{V}_{T+} - \dot{V}_{T-})$        | Single-ended    | 0.8 V ≤ V <sub>ICR</sub> ≤ 2.5 V                                 | 300                   | 500  | mV   |
| •                                         | I limb immediance and a second account | TTL/LVCMOS      | V = V <sub>CC</sub> or GND <sup>(2)</sup>                        |                       | ±10  | ^    |
| l <sub>OZ</sub>                           | High-impedance output current          | USB data lines  | $0 \text{ V} \leq \text{V}_{\text{O}} \leq \text{V}_{\text{CC}}$ |                       | ±10  | μА   |
| I <sub>IL</sub>                           | Low-level input current                | TTL/LVCMOS      | V <sub>I</sub> = GND                                             |                       | -1   | μА   |
| I <sub>IH</sub>                           | High-level input current               | TTL/LVCMOS      | V <sub>I</sub> = V <sub>CC</sub>                                 |                       | 1    | μА   |
| Z <sub>0(DRV)</sub>                       | Driver output impedance                | USB data lines  | Static V <sub>OH</sub> or V <sub>OL</sub>                        | 7.1                   | 19.9 | Ω    |
| $V_{ID}$                                  | Differential input voltage             | USB data lines  | 0.8 V ≤ V <sub>ICR</sub> ≤ 2.5 V                                 | 0.2                   |      | V    |
| •                                         | Innut ourselv ourset                   |                 | Normal operation                                                 |                       | 40   | mA   |
| I <sub>CC</sub>                           | Input supply current                   |                 | Suspend mode                                                     |                       | 1    | μА   |

<sup>(1)</sup> Applies for input buffers with hysteresis.

# 7.6 Differential Driver Switching Characteristics (Full Speed Mode)

over recommended ranges of operating free-air temperature and supply voltage, C<sub>L</sub> = 50 pF (unless otherwise noted)

|                     | 0 1                                            |                           |     | ,    |      |
|---------------------|------------------------------------------------|---------------------------|-----|------|------|
|                     | PARAMETER                                      | TEST CONDITIONS           | MIN | MAX  | UNIT |
| t <sub>r</sub>      | Transition rise time for DP or DM              | See Figure 1 and Figure 2 | 4   | 20   | ns   |
| t <sub>f</sub>      | Transition fall time for DP or DM              | See Figure 1 and Figure 2 | 4   | 20   | ns   |
| t <sub>(RFM)</sub>  | Rise/fall time matching <sup>(1)</sup>         | $(t_r/t_f) \times 100$    | 90% | 110% |      |
| V <sub>O(CRS)</sub> | Signal crossover output voltage <sup>(1)</sup> |                           | 1.3 | 2.0  | V    |

(1) Characterized only. Limits are approved by design and are not production tested.

<sup>(2)</sup> Applies for open-drain buffers.



#### 7.7 Differential Driver Switching Characteristics (Low Speed Mode)

over recommended ranges of operating free-air temperature and supply voltage, C<sub>1</sub> = 50 pF (unless otherwise noted)

|                     | PARAMETER                                        | TEST CONDITIONS                    |                           | MIN | MAX  | UNIT |
|---------------------|--------------------------------------------------|------------------------------------|---------------------------|-----|------|------|
| t <sub>r</sub>      | Transition rise time for DP or DM <sup>(1)</sup> | C <sub>L</sub> = 200 pF to 600 pF, | See Figure 1 and Figure 2 | 75  | 300  | ns   |
| t <sub>f</sub>      | Transition fall time for DP or DM <sup>(1)</sup> | C <sub>L</sub> = 200 pF to 600 pF, | See Figure 1 and Figure 2 | 75  | 300  | ns   |
| t <sub>(RFM)</sub>  | Rise/fall time matching <sup>(1)</sup>           | $(t_r/t_f) \times 100$             |                           | 80% | 120% |      |
| V <sub>O(CRS)</sub> | Signal crossover output voltage <sup>(1)</sup>   | C <sub>L</sub> = 200 pF to 600 pF  | _                         | 1.3 | 2.0  | V    |

(1) Characterized only. Limits are approved by design and are not production tested.



Figure 1. Differential Driver Switching Load



NOTE: The  $t_{f}/t_{f}$  ratio is measured as  $t_{f}(DP)/t_{f}(DM)$  and  $t_{f}(DM)/t_{f}(DP)$  at each crossover point.

Figure 2. Differential Driver Timing Waveforms



Figure 3. Single-Ended Receiver Input Signal Parameter Definitions

Submit Documentation Feedback



# Typical Application (continued)

#### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 2.

**Table 2. Design Parameters** 

| DESIGN PARAMETERS | VALUE           |
|-------------------|-----------------|
| VCC Supply        | 3.3-V           |
| Downstream Ports  | 4               |
| Power Management  | Individual-Port |
| Clock Source      | 6-MHz Crystal   |
| External EEPROM   | No              |
| Power Source Mode | Self-Powered    |

#### 9.2.2 Detailed Design Procedure

In a self-powered configuration, the TUSB2046x can be implemented for individual-port power management when used with the TPS2044 because it is capable of supplying 500 mA of current to each downstream port and can provide current limiting on a per-port basis. When the hub detects a fault on a downstream port, power is removed from only the port with the fault and the remaining ports continue to operate normally. Self-powered hubs are required to implement overcurrent protection and report overcurrent conditions. The SN75240 transient suppressors reduce inrush current and voltage spikes on the data lines.



- NOTES: A. TPS2044, TPS2042, and SN75240 are Texas Instruments devices. Two TPS2042 devices can be substituted for the TPS2044. The OCn outputs of the TPS204n are open drain. A 10-kΩ pullup is recommended.

  - B. 120 μF per hub is the minimum required per the USB specification. However, TI recommends a 100-μF, low ESR, tantalum capacitor per port for immunity to voltage droop.
    C. LDO is a 5-V-to-3.3-V voltage regulator
    D. All USB DP, DM signal pairs require series resistors of approximately 27Ω to ensure proper termination. An optional filter capacitor of about 22 pF is recommended for EMI suppression. This capacitor, if used, must be placed between the hub terminal and the series resistor, as per section 7.1.6 of the USB specification

Figure 11. TUSB2046x Self-Powered Hub, Individual-Port Power-Management Application

Submit Documentation Feedback